

#### **Q1)) ALSU**

#### ❖ Package class:

```
typedef enum bit [2:0] {
              OR = 3'b00,
              XOR = 3'b001,
              ADD = 3'b010,
              MULT = 3'b011,
              SHIFT = 3'b100.
              ROTATE = 3'b101,
              INVALID_6 = 3'b110,
              INVALID_7 = 3'b111
           } opcode_e;
         class ALSUconstraints;
         rand bit cin, rst, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in;
         bit clk;
         rand opcode_e opcode;
         randc opcode_e opcode_exp;
         rand opcode_e opcode_sequence [6];
         rand bit signed [2:0] A, B;
         randc bit[2:0] A_exp,B_exp;
         parameter MAXPOS = 3 ;
         parameter MAXNEG = -4;
86
         covergroup CovCode ;
```

```
88
         //========= A coverage points =============
89
            A_cp: coverpoint A iff(!rst){
             bins A_data_0 = {0};
             bins A_data_max = {MAXPOS};
92
             bins A_data_min = {MAXNEG};
93
             bins A_data_default = default;
94
            A_WalkingOnes_cp: coverpoint unsigned'(A) iff(!rst && red_op_A){
96
             bins A_data_walkingones001 = {3'b001};
             bins A_data_walkingones010 = {3'b010};
             bins A_data_walkingones100 = {3'b100};
99
00
```

```
//==========Cross coverpoints==========
141
142
             //1. add/mult cross A_cp and B_cp
             addMultCrossAB: cross ALU_cp, A_cp,B_cp{
145
                  //option.cross_auto_bin_max = 0;
146
                 ignore_bins notArth = !binsof(ALU_cp.Bins_arith);
150
151
             addCrossCin: cross ALU_cp, cin iff(opcode == ADD){
                //option.cross_auto_bin_max = 0;
153
                ignore_bins notADD = !binsof(ALU_cp.Bins_arith) intersect{ADD};
                ignore_bins notADD2 = !binsof(ALU_cp.Bins_arith);
155
```

```
//3. shift/rotate cross direction
shiftRotateCrossDir: cross ALU_cp, direction {
    ignore_bins notShiftRotate = ! binsof(ALU_cp.Bins_shift);
}

//4. shift cross shift_in

shiftCrossShiftin: cross ALU_cp, serial_in iff(opcode == SHIFT){
    ignore_bins notShiftBins = !binsof(ALU_cp.Bins_shift) intersect{SHIFT};
    ignore_bins notShift = !binsof(ALU_cp.Bins_shift);
}
```

```
//5. OR/XOR and redA cross (A=> walking ones, B=> 0)

BinsBitwiseCrossWalkingA: cross ALU_cp, B_cp, A_WalkingOnes_cp iff(red_op_A){
    ignore_bins notBitwise = !binsof(ALU_cp.Bins_bitwise);
    ignore_bins BnotZero = !binsof(B_cp.B_data_0);
}

//6. OR/XOR and (!redA && redopB) cross (B=> walking ones, A=> 0)

BinsBitwiseCrossWalkingB: cross ALU_cp, A_cp, B_WalkingOnes_cp iff((!red_op_A && red_op_B)){
    ignore_bins notBitwise = !binsof(ALU_cp.Bins_bitwise);
    ignore_bins BnotZero = !binsof(A_cp.A_data_0);
}

//7. reduction operation while opcode != OR/XOR

Bins_invalid_reduction: cross ALU_cp , red_op_A_cp,red_op_B_cp {
    ignore_bins valid_A_reduction = binsof(ALU_cp.Bins_bitwise) && binsof(red_op_A_cp.red_op_A_bins);
    ignore_bins valid_B_reduction = binsof(ALU_cp.Bins_bitwise) && binsof(red_op_B_cp.red_op_B_bins);
    ignore_bins transition_cp = binsof(ALU_cp.Bins_trans) ;

endgroup
```

```
constraint ALSUsignals{
203
204
                   soft rst dist{
205
                       0 := 95, 1 := 5
206
                   };
207
                   if(opcode == (ADD||MULT)){
809
                       soft A dist{
                       0 := 30,3 := 30,-4 := 30
                       soft B dist{
                       0 := 30,3 := 30,-4 := 30
                       };
217
                   else if (opcode == (OR || XOR)){
218
19
220
221
              soft opcode dist {
                   [OR:ROTATE] :/ 95,
223
224
                   [INVALID_6:INVALID_7] :/ 5
225
              };
              bypass_A dist{
                  0 := 90, 1 := 10
              bypass_B dist{
                  0 := 90,1 := 10
```

```
if( opcode == (OR||XOR)){
    soft red_op_A dist{
        0 := 50,1 := 50
    };
    soft red_op_B dist{
        0 := 50,1 := 50
    };
}
else {
    soft red_op_A dist{
        0 := 98,1 := 2
    };
    soft red_op_B dist{
        0 := 98,1 := 2
    };
}
```

```
constraint OpcodeSequence {
    unique{opcode_sequence};
    foreach (opcode_sequence[i]) opcode_sequence[i] inside {[OR:ROTATE]};
}

function new();
    CovCode = new();
    endfunction

function void display_sequence();
    $display("opcode sequence: %Op",opcode_sequence);
    endfunction

endclass
endpackage
```

#### \* TestBench:

```
import Assignment3::*;
module ALSU_tb();
    bit clk, cin, rst, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in;
    opcode_e opcode;
   bit signed [2:0] A, B;
logic [15:0] leds,leds_exp;
    logic signed [5:0] out,out_exp;
   bit cin_reg, red_op_A_reg, red_op_B_reg, bypass_A_reg, bypass_B_reg, direction_reg, serial_in_reg;
    opcode_e opcode_reg;
    bit signed [2:0] A_reg, B_reg;
   opcode_e transitionPattern[6];
    int Error_Count,Correct_Count;
    ALSUconstraints constraintVals = new;
    ALSU DUT (.*);
    initial begin
        forever begin
            constraintVals.clk = clk;
            #1 clk = !clk;
```

```
constraintVals.OpcodeSequence.constraint_mode(0);
constraintVals.ALSUsignals.constraint_mode(1);
repeat(2000) begin
   assert (constraintVals.randomize());
    rst = constraintVals.rst;
   cin = constraintVals.cin;
    red_op_A = constraintVals.red_op_A;
    red_op_B = constraintVals.red_op_B;
    bypass_A = constraintVals.bypass_A;
    bypass_B = constraintVals.bypass_B;
    direction = constraintVals.direction;
    serial_in = constraintVals.serial_in;
   opcode = constraintVals.opcode;
    A = constraintVals.A;
   B = constraintVals.B;
    if (rst) check_reset;
    else begin
        check_result();
    end
   red_op_A = 1;
    red_op_B = 1;
    check_result();
```

```
bypass_A = 1;
           bypass_B = 1;
           check_result();
//===== L00P2: opcode sequence constraint Enabled, all others Disabled ========
       constraintVals.OpcodeSequence.constraint_mode(1);
       constraintVals.ALSUsignals.constraint_mode(0);
       red_op_A = 0;
       red_op_B = 0;
       bypass_A = 0;
       bypass_B = 0;
       repeat (100) begin
               assert (constraintVals.randomize());
               cin = constraintVals.cin;
               direction = constraintVals.direction;
               serial_in = constraintVals.serial_in;
               A = constraintVals.A;
               B = constraintVals.B;
                foreach (constraintVals.opcode_sequence[i]) begin
                   opcode = constraintVals.opcode_sequence[i];
                   check_result();
               end
```

```
114
               transitionPattern = '{OR, XOR, ADD, MULT, SHIFT, ROTATE};
115
116
                   foreach (transitionPattern[i]) begin
                       opcode = transitionPattern[i];
118
                       constraintVals.opcode = opcode;
119
                       check_result();
120
               $display("Correct Count: %0d", Correct_Count);
123
               $display("Error Count: %0d", Error_Count);
124
               $stop;
125
          end
```

```
constraintVals.OpcodeSequence.constraint_mode(0);
              constraintVals.ALSUsignals.constraint_mode(1);
              repeat(50) begin
133
                  assert (constraintVals.randomize() with{
134
                      A_exp inside{WalkingOnesSequence};
                      A == A_exp;
                      rst == 0;
                      opcode == opcode_exp;
                      red_op_A == 1;
                      opcode_exp dist {
140
                          OR := 50,
                  rst = constraintVals.rst;
                  cin = constraintVals.cin;
                  red_op_A = constraintVals.red_op_A;
                  red_op_B = constraintVals.red_op_B;
                  bypass_A = constraintVals.bypass_A;
                  bypass_B = constraintVals.bypass_B;
                  direction = constraintVals.direction;
                  serial_in = constraintVals.serial_in;
153
                  opcode = constraintVals.opcode;
154
                  A = constraintVals.A;
                  B = constraintVals.B;
                  if (rst) check_reset;
                  else begin
                      check_result();
159
                  end
```

```
/====== LOOP4: new constraints to hit BinsBitwiseCrossWalkingB bins =======
      repeat(50) begin
          assert (constraintVals.randomize() with{
              B_exp inside{WalkingOnesSequence};
              A == 0;
              B == B_exp;
              rst == 0;
              opcode == opcode_exp;
              red_op_A == 0;
              red_op_B == 1;
              opcode_exp dist {
                  OR := 50,
                  XOR := 50
          别);
          rst = constraintVals.rst;
          cin = constraintVals.cin;
          red_op_A = constraintVals.red_op_A;
          red_op_B = constraintVals.red_op_B;
          bypass_A = constraintVals.bypass_A;
          bypass_B = constraintVals.bypass_B;
          direction = constraintVals.direction;
          serial_in = constraintVals.serial_in;
          opcode = constraintVals.opcode;
          A = constraintVals.A;
          B = constraintVals.B;
          if (rst) check_reset;
          else begin
              check_result();
          end
```

```
$display("Correct Count: %0d", Correct_Count);
$display("Error Count: %0d", Error_Count);
$stop;
end
```

```
task assert_reset();
241
242
               rst = 1;
243
               check_reset();
           endtask
246
           task check_reset();
247
               @(negedge clk);
               if (out == 0 && leds == 0) begin
248
                   @(negedge clk);
                   if(out == 0 && leds == 0) begin
                        Correct_Count++;
                        $display("Reset passed");
253
                   end
                   else begin
                       Error_Count++;
                        $display("Reset failed");
                        $stop;
258
                   end
259
               else begin
                        Error_Count++;
                        $display("Reset failed");
263
                        $stop;
264
               reset_internals();
266
           endtask
267
```

```
task GoldenModel();
    bit valid;
if (rst) begin
    reset_internals();
    out_exp = 'b0;
     leds_exp ='b0;
else begin
    check_validity(red_op_A_reg, red_op_B_reg, opcode_reg, valid);
    // leds expected behavior
if (!valid) begin
   leds_exp = ~leds;
    else begin
         leds_exp = 'b0;
     // out expected behavior
    if(bypass_A_reg) begin
         out_exp = A_reg;
    else if (bypass_B_reg) begin
         out_exp = B_reg;
    else if (!valid) begin
         out_exp = 'b0;
    end
   else begin
        case (opcode_reg)
                      if(red_op_A_reg) begin
   out_exp = |A_reg;
end else if (!red_op_A_reg && red_op_B_reg) begin
                          out_exp = |B_reg;
                      end else begin
                          out_exp = A_reg | B_reg;
                 end
             XOR: begin
                      if(red_op_A_reg) begin
  out_exp = ^A_reg;
end else if (!red_op_A_reg && red_op_B_reg) begin
                          out_exp = ^B_reg;
                      end else begin
                          out_exp = A_reg ^ B_reg;
             ADD: begin
                      out_exp = A_reg+B_reg+cin_reg;
            MULT: begin
                      out_exp = A_reg*B_reg;
```

SHIFT: begin
 if (direction\_reg) out\_exp = {out\_exp[4:0], serial\_in\_reg};
 ver ave = {serial\_in\_reg, out\_exp[4:0]}

ROTATE: begin

endcase

update\_internals();

end

344 345

default: begin
 out\_exp = 'b0;

else if (!direction\_reg) out\_exp = {serial\_in\_reg, out\_exp[5:1]};

if (direction\_reg) out\_exp = {out\_exp[4:0], out\_exp[5]};
else if (!direction\_reg) out\_exp = {out\_exp[0], out\_exp[5:1]};

```
task reset_internals();
                cin_reg = 'b0;
                red_op_A_reg = 'b0;
                red_op_B_reg = 'b0;
                bypass_A_reg = 'b0;
                bypass_B_reg = 'b0;
                direction_reg = 'b0;
                serial_in_reg = 'b0;
                opcode_reg = OR;
                A_reg = 'b0;
                B_reg = 'b0;
           endtask
           task update_internals();
                cin_reg = cin;
363
                red_op_A_reg = red_op_A;
364
                red_op_B_reg = red_op_B;
                bypass_A_reg = bypass_A;
                bypass_B_reg = bypass_B;
                direction_reg = direction;
                serial_in_reg = serial_in;
                opcode_reg = opcode;
                A_reg = A;
370
                B_reg = B;
           endtask
```

```
task check_validity(
   input red_op_A,red_op_B, opcode_e opcode,
output isValid
   case (opcode)
       INVALID_6,INVALID_7 : isValid = 0;
       ADD, MULT, SHIFT, ROTATE: begin
          if( red_op_A || red_op_B) isValid = 0;
else isValid = 1;
       default: isValid =1;
task check_result (
   input rst, cin, red_op_A, red_op_B, bypass_A, bypass_B, direction, serial_in,
   signed [2:0] A, B, opcode_e opcode
   GoldenModel();
   @(negedge clk);
   if((out == out_exp)&&(leds == leds_exp)) begin
       Correct_Count++;
   else begin
       else if (leds != leds_exp)
           $display("Time: %0t, Failed, leds = %0h, Expected: %0h",$time,leds,leds_exp);
       Error_Count++;
       $stop;
```

#### ❖ Do file:

```
vlib work
vlog package.sv
slog ALSU.v ALSU_tb.sv +cover -covercells
vsim -voptargs=+acc ALSU_tb -cover
add wave *
coverage save ALSU_tb.ucdb -onexit
run -all
```

#### **❖** Results:

```
Reset passed
Correct Count: 2003
Error Count: 0
** Note: $stop
                  : Assignment2.sv(236)
   Time: 4182 ns Iteration: 1 Instance: /Q3
```

## Waveform:



## Functional Coverage Report:



| CROSS addMultCrossAB                                                                    | 100.00% | 100 | 100.00 |
|-----------------------------------------------------------------------------------------|---------|-----|--------|
| B bin <bins_arith[mult],a_data_min,b_data_min></bins_arith[mult],a_data_min,b_data_min> | 3       | 1   | 100.00 |
| B bin <bins_arith[add],a_data_min,b_data_min></bins_arith[add],a_data_min,b_data_min>   | 4       | 1   | 100.00 |
| B bin <bins_arith[mult],a_data_max,b_data_min></bins_arith[mult],a_data_max,b_data_min> | 4       | 1   | 100.00 |
| B bin <bins_arith[add],a_data_max,b_data_min></bins_arith[add],a_data_max,b_data_min>   | 2       | 1   | 100.00 |
| B bin <bins_arith[mult],a_data_0,b_data_min></bins_arith[mult],a_data_0,b_data_min>     | 3       | 1   | 100.00 |
| B bin <bins_arith[add],a_data_0,b_data_min></bins_arith[add],a_data_0,b_data_min>       | 2       | 1   | 100.00 |
| B bin <bins_arith[mult],a_data_min,b_data_max></bins_arith[mult],a_data_min,b_data_max> | 6       | 1   | 100.00 |
| B bin <bins_arith[add],a_data_min,b_data_max></bins_arith[add],a_data_min,b_data_max>   | 5       | 1   | 100.00 |
| B bin <bins_arith[mult],a_data_min,b_data_0></bins_arith[mult],a_data_min,b_data_0>     | 5       | 1   | 100.00 |
| B bin <bins_arith[add],a_data_min,b_data_0></bins_arith[add],a_data_min,b_data_0>       | 3       | 1   | 100.00 |
| B bin <bins_arith[mult],a_data_max,b_data_max></bins_arith[mult],a_data_max,b_data_max> | 3       | 1   | 100.00 |
| B bin <bins_arith[add],a_data_max,b_data_max></bins_arith[add],a_data_max,b_data_max>   | 2       | 1   | 100.00 |
| B bin <bins_arith[mult],a_data_max,b_data_0></bins_arith[mult],a_data_max,b_data_0>     | 4       | 1   | 100.00 |
| B bin <bins_arith[add],a_data_max,b_data_0></bins_arith[add],a_data_max,b_data_0>       | 3       | 1   | 100.00 |
| B bin <bins_arith[mult],a_data_0,b_data_max></bins_arith[mult],a_data_0,b_data_max>     | 5       | 1   | 100.00 |
| Bin <bins_arith[add],a_data_0,b_data_max></bins_arith[add],a_data_0,b_data_max>         | 10      | 1   | 100.00 |
| Bin <bins_arith[mult],a_data_0,b_data_0></bins_arith[mult],a_data_0,b_data_0>           | 3       | 1   | 100.00 |
| Bin <bins_arith[add],a_data_0,b_data_0></bins_arith[add],a_data_0,b_data_0>             | 6       | 1   | 100.00 |
|                                                                                         |         |     |        |

| ☐- ☐ CROSS addCrossCin                                    | 100.00% | 100 | 100.00 | <b>-</b> |
|-----------------------------------------------------------|---------|-----|--------|----------|
| B bin <bins_arith[add],auto[1]></bins_arith[add],auto[1]> | 131     | 1   | 100.00 | <b></b>  |
| Bin <bins_arith[add],auto[0]></bins_arith[add],auto[0]>   | 133     | 1   | 100.00 | <b>—</b> |
| Bignore_bin notADD2                                       | 0       | -   | -      | <b>/</b> |
| B ignore_bin notADD                                       | 0       | -   | -      | <b>V</b> |



| ☐ ☐ CROSS shiftCrossShiftin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 100.00% | 100 | 100.00 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|--------|
| B bin <bins_shift[shift],auto[1]></bins_shift[shift],auto[1]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 125     | 1   | 100.00 |
| B bin <bins_shift[shift],auto[0]></bins_shift[shift],auto[0]>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 110     | 1   | 100.00 |
| B ignore_bin notShift                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0       | -   | - 1    |
| B ignore_bin notShiftBins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0       | -   | - 🗸    |
| - Charles and the second secon | 400.000 | 400 | 400.00 |

| CROSS BinsBitwiseCrossWalkingA                                                                              | 100.00% | 100 | 100.00   | <b>-</b>   | $\neg$ |
|-------------------------------------------------------------------------------------------------------------|---------|-----|----------|------------|--------|
| B bin <bins_bitwise[xor],b_data_0,a_data_walkingones100></bins_bitwise[xor],b_data_0,a_data_walkingones100> | 19      | 1   | 100.00   | <b></b>    | ı      |
| B bin <bins_bitwise[or],b_data_0,a_data_walkingones100></bins_bitwise[or],b_data_0,a_data_walkingones100>   | 9       | 1   | 100.00   | <b></b>    | ı      |
| B bin <bins_bitwise[xor],b_data_0,a_data_walkingones010></bins_bitwise[xor],b_data_0,a_data_walkingones010> | 8       | 1   | 100.00   | <b></b>    | ı      |
| B bin <bins_bitwise[or],b_data_0,a_data_walkingones010></bins_bitwise[or],b_data_0,a_data_walkingones010>   | 8       | 1   | 100.00   | <b></b>    | ı      |
| B bin <bins_bitwise[xor],b_data_0,a_data_walkingones001></bins_bitwise[xor],b_data_0,a_data_walkingones001> | 10      | 1   | 100.00   | <b>─</b> ✓ | ı      |
| B bin <bins_bitwise[or],b_data_0,a_data_walkingones001></bins_bitwise[or],b_data_0,a_data_walkingones001>   | 6       | 1   | 100.00   | <b>─</b> ✓ | ı      |
| — <mark>₿` ignore_bin</mark> BnotZero                                                                       | 28      | -   | -        | <b>1</b>   | ı      |
| B ignore_bin notBitwise                                                                                     | 10      | -   | <u>-</u> | <b>√</b>   |        |

| CROSS BinsBitwiseCrossWalkingB                                                                              | 100.00% | 100 | 100.00 | <b>■</b> |
|-------------------------------------------------------------------------------------------------------------|---------|-----|--------|----------|
| B bin <bins_bitwise[xor],a_data_0,b_data_walkingones100></bins_bitwise[xor],a_data_0,b_data_walkingones100> | 14      | 1   | 100.00 | <b>✓</b> |
| B bin <bins_bitwise[or],a_data_0,b_data_walkingones100></bins_bitwise[or],a_data_0,b_data_walkingones100>   | 4       | 1   | 100.00 | <b>─</b> |
| B bin <bins_bitwise[xor],a_data_0,b_data_walkingones010></bins_bitwise[xor],a_data_0,b_data_walkingones010> | 6       | 1   | 100.00 | <b>─</b> |
| B bin <bins_bitwise[or],a_data_0,b_data_walkingones010></bins_bitwise[or],a_data_0,b_data_walkingones010>   | 9       | 1   | 100.00 | <b>─</b> |
| B bin <bins_bitwise[xor],a_data_0,b_data_walkingones001></bins_bitwise[xor],a_data_0,b_data_walkingones001> | 7       | 1   | 100.00 | <b></b>  |
| B bin <bins_bitwise[or],a_data_0,b_data_walkingones001></bins_bitwise[or],a_data_0,b_data_walkingones001>   | 7       | 1   | 100.00 | <b>─</b> |
| — <mark>B</mark> ignore_bin BnotZero                                                                        | 16      | -   | -      | <b>1</b> |
| B ignore_bin notBitwise                                                                                     | 5       | -   | -      | <b>1</b> |

| CROSS Bins_invalid_reduction                                                                            | 100.00% | 100 | 100.00 | <b>■</b>   |
|---------------------------------------------------------------------------------------------------------|---------|-----|--------|------------|
| B bin <bins_arith[mult],red_op_a_bins,red_op_b_bins></bins_arith[mult],red_op_a_bins,red_op_b_bins>     | 12      | 1   | 100.00 | <b>—</b>   |
| B bin <bins_shift[rotate],red_op_a_bins,red_op_b_bins></bins_shift[rotate],red_op_a_bins,red_op_b_bins> | 6       | 1   | 100.00 | <b>—</b>   |
| B bin <bins_arith[add],red_op_a_bins,red_op_b_bins></bins_arith[add],red_op_a_bins,red_op_b_bins>       | 6       | 1   | 100.00 | <b>—</b>   |
| B bin <bins_shift[shift],red_op_a_bins,red_op_b_bins></bins_shift[shift],red_op_a_bins,red_op_b_bins>   | 7       | 1   | 100.00 | <b>─</b> ✓ |
| B ignore_bin transition_cp                                                                              | 0       | -   | -      | <b>V</b>   |
| B ignore_bin valid_B_reduction                                                                          | 81      | -   | -      | <b>V</b>   |
| B ignore_bin valid_A_reduction                                                                          | 81      | -   | -      | <b>✓</b>   |

#### ❖ Coverage Report:

- Excluded **all False case** in the case statement, since invalid opcodes are handled by the flag (**invalid opcode**)

```
Condition Coverage:
Enabled Coverage
Bins Covered Misses Coverage
Conditions 6 6 0 100.00%

Expression Coverage:
Enabled Coverage
Bins Covered Misses Coverage
Expressions 8 8 0 100.00%
```

```
Toggle Coverage:

Enabled Coverage
Bins Hits Misses Coverage
Toggles
118
118
0
100.00%
```

```
Statement Coverage:
Enabled Coverage
Bins Hits Misses Coverage
------
Statements 48 48 0 100.00%
```

```
Total Coverage By Instance (filtered view): 100.00%
```

#### **Q2) Write Assertions:**

```
//========02-1=========
  v property P1;
       @(posedge clk) a |-> ##2 b;
  endproperty

∨ A1: assert property (P1)
        else $error("Assertion A1 failed!");
    //=========02-2========
        @(posedge clk) (a&&b) |-> ##[1:3] c;
 endproperty
v A2: assert property (P2)
        else $error("Assertion A2 failed!");
    //=========02-3=========

✓ sequence s11b

       ##2 (b==0);
    //=======Q2-4A========

√ sequence Y_exp

  Y == (8'b0000_0001 ||8'b0000_0010 ||8'b0000_0100 ||8'b0000_1000 ||
            8'b0001_0000 ||8'b0010_0000 ||8'b0100_0000 ||8'b1000_0000 );
        @(posedge clk) Y_exp;

∨ Check_Y: assert property (Y)
        else $error("Assertion Check_Y failed!");
    //========Q2-4B=========
 v property valid_check;
       @(posedge clk) (~|D) => !valid;
    endproperty
else $error("Assertion Check_vaild failed!");
```

# Q3) Counter:

## **❖** <u>Verification Plan:</u>

| Label    | Design Requirement<br>Description                                                                                                                   | Stimulus Generation                                                                                                             | Functional<br>Coverage                                         | Functionality Check                                                                                                   |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Counter1 | When reset is asserted, Output should be low, and <b>zero</b> should be high                                                                        | Directed at the start of the simulation, then randomized with a constraint to be inactive 90% of the time during the simulation | -                                                              | Immediate assertion to<br>verify Async reset<br>functionality, concurrent<br>assertion to check ZERO<br>functionality |
| Counter2 | When load_n is low, count_out should take the value of load_data input                                                                              | Randomization with constraint on <b>load_n</b> to be high 70% of simulation time                                                | Cover all values of load_data                                  | Concurrent assertion to check the load_data                                                                           |
| Counter3 | Counter should only increment or decrement if <b>rst_n</b> is inactive and, <b>ce</b> signal is high, else keep the current <b>count_out</b> value. | Randomization with constraint on <b>ce</b> to be high 70% of simulation time                                                    | Cover all values of count_out& transition bin from max to zero | Concurrent assertion to check the count_out freeze                                                                    |
| Counter4 | If rst_n is disabled and ce is enabled, if: up_down = o → decrement Up_down = 1 → increment                                                         | Randomization with constraint on <b>up_down</b> to be high 50% of simulation time                                               | Bin for<br>decrement &<br>another for<br>increment             | 2 Concurrent assertions to check the decrement and increment functionalities                                          |
| Counter5 | Check that when the bus count_out value equals the max possible value, max_count should be high                                                     | Randomized with no constraints                                                                                                  | Bin for max_count                                              | Concurrent assertion to check the max_count functionality                                                             |

#### **❖** Constraints class:

```
package A2;
     class CounterConstraints;
     //Counter
     class CounterConstraints;
     parameter WIDTH = `WIDTH;
     rand bit rst_n;
     rand bit load_n;
10
     rand bit up_down;
     rand bit ce;
11
12
     rand bit [WIDTH-1:0] data_load;
13
     function new();
14
          $display("WIDTH = %0d", WIDTH);
15
16
     endfunction
17
18
```

```
| Covergroup CovCode | Cov
```

```
32
               constraint CounterSignals{
33
34
                   rst_n dist {
35
                        'b0 := 10,
36
                        'b1 := 90
37
38
                   load_n dist {
39
                        'b1 := 90,
40
                        'b0 := 10
41
                    };
42
43
44
                    ce dist {
                        'b0 := 10,
                        'b1 := 90
45
                    };
46
                   up_down dist {
47
                        'b0 := 50,
48
                        'b1 := 50
49
                    };
50
                   data_load !=0;
51
```

#### **❖ SVA module:**

```
module counter_sva(clk ,rst_n, load_n, up_down, ce, data_load, count_out, max_count, zero);
   parameter WIDTH = 4;
   input clk;
   input rst_n;
   input load_n;
   input up_down;
   input ce;
   input [WIDTH-1:0] data_load;
   input [WIDTH-1:0] count_out;
   input max_count;
   input zero;
   reg [WIDTH-1:0] count_out_prev;
   always @(posedge clk or negedge rst_n) begin
       count_out_prev <= count_out;</pre>
// //=======Reset immediate assertion========
   always_comb begin
       if(!rst_n) begin
           Reset: assert final (count_out === 'b0)
           else $error("Assertion Reset failed!");
```

#### **❖** Counter interface:

```
interface counter_if(input bit clk);
    input rst_n;
    input load_n;
    input up_down;
    input ce;
    input [3:0] data_load;
    output [3:0] count_out;
    output reg max_count;
    output zero;
    modport TEST(
        output logic rst_n,load_n,up_down,ce,data_load,
        input logic count_out,max_count,zero
        );
    modport DUT(
        input rst_n,load_n,up_down,ce,data_load,
        output count_out, max_count, zero
        );
endinterface
```

#### **❖** Top module:

#### **❖** Test bench:

```
module counter_tb(counter_if.TEST counterIF);
    CounterConstraints constraintVals = new;
    int Error_Count, Correct_Count;
    initial begin
        Error_Count = 0;
        Correct_Count = 0;
    //--Counter1
        counterIF.load_n = 0;
        counterIF.data_load = 'hf;
        assert_reset;
    //--Counter2,3,4,5,6
        repeat(1000) begin
            assert (constraintVals.randomize());
            counterIF.rst_n = constraintVals.rst_n;
            counterIF.load_n = constraintVals.load_n;
            counterIF.ce = constraintVals.ce;
            counterIF.up_down = constraintVals.up_down;
            counterIF.data_load = constraintVals.data_load;
            @(negedge counterIF.clk);
            constraintVals.count_out = counterIF.count_out;
            constraintVals.CovCode.sample();
```

```
// directed test to complete functional coverage (load zero to the counter)
    counterIF.rst_n = 1;
    constraintVals.rst_n = counterIF.rst_n;
    counterIF.load_n = 0;
    constraintVals.load_n = counterIF.load_n;
    counterIF.data_load = 0;
    constraintVals.data_load = counterIF.data_load;
    @(negedge counterIF.clk);
    constraintVals.CovCode.sample();

$display("Correct Count: %0d", Correct_Count);
$display("Error Count: %0d", Error_Count);
$stop;
end
```

#### ❖ Do file:

```
run.do
vlib work
vlog package.sv counter_tb.sv
vlog counter.v counter_tb_SVA.sv counter_top.sv +cover -covercells
vsim -voptargs=+acc top -cover
add wave -position insertpoint sim:/top/tb/counterIF/*
coverage save counter_tb.ucdb -onexit
run -all
```

#### ❖ Result:

```
# Reset Passed
# Correct Count: 1002
# Error Count: 0
# ** Note: $stop : ./Assignment/counter_tb.sv(61)
```

#### Waveform:



#### **❖** Functional Coverage:



## ❖ Assertion coverage:



## **❖** Code Coverage :

| 92 | Statement Coverage:                     |               |          |         |                                         |
|----|-----------------------------------------|---------------|----------|---------|-----------------------------------------|
| 93 | Enabled Coverage                        | Bins          | Hits     | Misses  | Coverage                                |
| 94 |                                         |               |          |         |                                         |
| 95 | Statements                              | 7             | 7        | 0       | 100.00%                                 |
| 96 |                                         |               |          |         |                                         |
| 97 | ======================================= | ====Statement | Details= | ======= | ======================================= |

| Toggle Coverage:<br>Enabled Coverage       | Bins Hits                | Misses Cove | rage     |            |
|--------------------------------------------|--------------------------|-------------|----------|------------|
| Toggles                                    | 30 30                    | 0 100       | <br>.00% |            |
|                                            | =====Toggle Details===== |             | =======  |            |
| Toggle Coverage for instanc                | e /\Q2#DUT               |             |          |            |
|                                            | Node                     | 1H->0L      | 0L->1H   | "Coverage" |
|                                            | ce                       | 1           | 1        | 100.00     |
|                                            | clk                      | 1           | 1        | 100.00     |
|                                            | count_out[3-0]           |             | 1        | 100.00     |
|                                            | data_load[0-3]           |             |          | 100.00     |
|                                            | load_n                   |             |          | 100.00     |
|                                            | max_count                |             |          | 100.00     |
|                                            | <del>-</del>             | 1           |          | 100.00     |
|                                            | up_down                  |             |          | 100.00     |
|                                            | zero                     | 1           | 1        | 100.00     |
| Total Node Count =<br>Toggled Node Count = |                          |             |          |            |
| Untoggled Node Count =                     | 0                        |             |          |            |
| Toggle Coverage =                          | 100.00% (30 of 30 bins)  |             |          |            |
| Total Coverage By Instance                 | (filtered view): 100.00% | 6           |          |            |

## Q4) Configuration Register:

## **❖** <u>Verification Plan:</u>

| Label   | Design Requirement<br>Description                                                                                         | Stimulus<br>Generation                  | Functional<br>Coverage | Functionality Check                                                                |
|---------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------|------------------------------------------------------------------------------------|
| Config1 | Check reset functionality by asserting reset and compare each register value to its corresponding in reset_assoc[] array. | Directed at the start of the simulation | -                      | A checker in the testbench to<br>ensure correct reset values for<br>every register |
| config2 | For each register, write the inverted value for its default reset value, so that any unwritable bit is detected           | Directed during the simulation          | -                      | A checker in the testbench to ensure correct values for every register             |

### ❖ TestBench:

```
typedef enum logic [2:0]{
    adc0_reg = 0, adc1_reg = 1,
    temp_sensor0_reg=2,temp_sensor1_reg=3,
    analog_test=4, digital_test=5,
    amp_gain=6,digital_config=7
} reg_addr_e;
typedef logic[15:0] register_word_t;
module config_reg_tb();
    bit clk,rst,write;
    reg_addr_e reg_addr;
    register_word_t data_in,data_out;
    register_word_t reset_assoc[string];
    register_word_t reset_toggled_assoc[string];
    register_word_t current_reg_value_assoc[string];
    int Error_count, Correct_count;
    always #1 clk = ~clk;
    config_reg DUT(
        .clk(clk),.reset(rst),.write(write),
        .data_in(data_in),.data_out(data_out),.address(reg_addr)
    );
```

```
initial begin
      //======Reset Values=======
     reset_assoc["adc0_reg"] = 16'hFFFF;
     reset_assoc["adc1_reg"] = 16'h0000;
reset_assoc["temp_sensor0_reg"] = 16'h0000;
reset_assoc["temp_sensor1_reg"] = 16'h0000;
     reset_assoc["analog_test"] = 16'hABCD;
     reset_assoc["digital_test"] = 16'h0000;
     reset_assoc["amp_gain"] = 16'h0000;
      reset_assoc["digital_config"] = 16'h0001;
     reset_toggled_assoc["adc0_reg"] = ~reset_assoc["adc0_reg"];
     reset_toggled_assoc["adc1_reg"] = ~reset_assoc["adc1_reg"];
     reset_toggled_assoc["temp_sensor0_reg"] = ~reset_assoc["temp_sensor0_reg"];
reset_toggled_assoc["temp_sensor1_reg"] = ~reset_assoc["temp_sensor1_reg"];
reset_toggled_assoc["analog_test"] = ~reset_assoc["analog_test"];
     reset_toggled_assoc["digital_test"] =~reset_assoc["digital_test"];
reset_toggled_assoc["amp_gain"] = ~reset_assoc["amp_gain"];
reset_toggled_assoc["digital_config"] = ~reset_assoc["digital_config"];
     assert_reset();
      toggle_current_values();
      $display("Error count: %0d", Error_count);
      $display("Correct count: %0d",Correct_count);
      $stop;
```

```
task assert_reset();
                 rst = 1;
                 read_current_values();
check_result("R");
                 rst = 0;
                 @(negedge clk);
            endtask
             task toggle_current_values();
                 write = 1;
                 reg_addr = adc0_reg;
                for (int i=0; i<=reg_addr.last(); i++) begin
                     $display(
                           "Writing on reg: %0d (%0s) -> %0h ", reg_addr,reg_addr.name,reset_toggled_assoc[reg_addr.name]
                      );
                     data_in = reset_toggled_assoc[reg_addr.name];
                     @(negedge clk);
                     reg_addr = reg_addr.next;
                 read_current_values();
check_result("T");
            endtask
             task read_current_values();
                reg_addr = adc0_reg;
                @(negedge clk);
                for (int i=0; i<=reg_addr.last(); i++) begin
    current_reg_value_assoc[reg_addr.name] = data_out;
93
                     reg_addr = reg_addr.next;
                     @(negedge clk);
             endtask
```

```
task check_result(string mode);
reg_addr = adc8_reg;

if(mode == "R") begin
for (int i=g; i=reg_addr.last(); i++) begin
for (int i=g; i=reg_addr.name] !== reset_assoc[reg_addr.name]) begin

for (int i=g; i=reg_addr.name] !== reset_assoc[reg_addr.name]) begin

for (int i=g; i=reg_addr.name] !== reset_assoc[reg_addr.name])

##ailed for Register %8s, Actual Value = %8h,Expected: %8h",
reg_addr.name, current_reg_value_assoc[reg_addr.name], reset_assoc[reg_addr.name])

##ailed for Register %8s, Actual Value = x8h,Expected: %8h",
reg_addr = reg_addr.name]

for (int i=0; i=reg_addr.last(); i++) begin
for (int i=0; i=reg_addr.name] !== reset_toggled_assoc[reg_addr.name])

##ailed for Register %8s, Actual Value = x8h,Expected: %8h",
reg_addr.name, current_reg_value_assoc[reg_addr.name], reset_toggled_assoc[reg_addr.name])

##ailed for Register %8s, Actual Value = x8h,Expected: %8h",
reg_addr.name, current_reg_value_assoc[reg_addr.name], reset_toggled_assoc[reg_addr.name])

##ailed for Register %8s, Actual Value = x8h,Expected: %8h",
reg_addr.name, current_reg_value_assoc[reg_addr.name], reset_toggled_assoc[reg_addr.name])

##ailed for Register %8s, Actual Value = x8h,Expected: %8h",
reg_addr.name]

##ailed for Register %8s, Actual Value = x8h,Expected: %8h",
reg_addr.name]

##ailed for Register %8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register %8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register x8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register x8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register x8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register x8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register x8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register x8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register x8s, Actual Value = x8h,Expected: x8h",
reg_addr.name]

##ailed for Register x8s, Actual Value = x8h,Expected: x8h",
reg_ad
```

#### **❖** Fixed Design:

```
module my_mem(
     input clk,
     input write,
     input read,
input [7:0] data_in,
     input [15:0] address,
     output reg [8:0] data_out  // was [7:0] parity bit always ignored
         logic [8:0] mem_array [int];
         always @(posedge clk) begin
14
             if (write)
                 mem_array[address] = {~^data_in, data_in};
15
16
             else if (read)
                  data_out = mem_array[address];
     endmodule
```

### ❖ Do file:

```
runQ4.do
vlib work
vlog config_reg_buggy_questa.svp config_reg_tb.sv +cover -covercells
vsim -voptargs=+acc config_reg_tb -cover
add wave *
coverage save config_reg_tb.ucdb -onexit
run -all
```

#### **❖** Results:

```
# Failed for Register analog_test, Actual Value = abcc, Expected: abcd
# Writing on reg: 0 (adc0_reg) -> 0
# Writing on reg: 1 (adcl_reg) -> ffff
# Writing on reg: 2 (temp_sensor0_reg) -> ffff
# Writing on reg: 3 (temp_sensorl_reg) -> ffff
# Writing on reg: 4 (analog_test) -> 5432
# Writing on reg: 5 (digital_test) -> ffff
# Writing on reg: 6 (amp_gain) -> ffff
# Writing on reg: 7 (digital_config) -> fffe
# Failed for Register adc0_reg, Actual Value = fffe,Expected: 0
# Failed for Register adcl_reg, Actual Value = feff, Expected: ffff
# Failed for Register temp_sensor0_reg, Actual Value = fffc,Expected: ffff
# Failed for Register temp_sensorl_reg, Actual Value = fffe, Expected: ffff
# Failed for Register analog_test, Actual Value = fffe, Expected: 5432
# Failed for Register amp_gain, Actual Value = fffe, Expected: ffff
# Failed for Register digital_config, Actual Value = 7ffe, Expected: fffe
# Error count: 8
# Correct count: 8
# ** Note: $stop
                    : config_reg_tb.sv(58)
   Time: 54 ns Iteration: 1 Instance: /config_reg_tb
```

# **❖** <u>Bug:</u>

| Resigter         | Stimulus                    | Expected output | Actual output |
|------------------|-----------------------------|-----------------|---------------|
| Adc0_reg         | Toggled reset default value | 'h0000          | 'hFFFE        |
| Adc1_reg         | Toggled reset default value | 'hFFFF          | 'hFEFF        |
| Temp_sensor0_reg | Toggled reset default value | 'hFFFF          | 'hFFFC        |
| Temp_sensor0_reg | Toggled reset default value | 'hFFFF          | 'hFFFE        |
| analog_test      | reset default value         | 'hABCD          | 'hABCC        |
| digital_test     | Toggled reset default value | 'hFFFF          | 'hFFFE        |
| amp_gain         | Toggled reset default value | 'hFFFF          | 'hFFFE        |
| digital_config   | Toggled reset default value | 'hFFFE          | 'h7FFe        |